Follow
Devendra Sadana
Title
Cited by
Cited by
Year
Spalling methods to form multi-junction photovoltaic structure
SW Bedell, DK Sadana, D Shahrjerdi
US Patent 8,927,318, 2015
4622015
Method of stabilizing hydrogenated amorphous silicon and amorphous hydrogenated silicon alloys
B Hekmatshoar-Tabari, M Hopstaken, DG Park, DK Sadana, GG Shahidi, ...
US Patent 8,778,448, 2014
4412014
Method of stabilizing hydrogenated amorphous silicon and amorphous hydrogenated silicon alloys
B Hekmatshoar-Tabari, M Hopstaken, DG Park, DK Sadana, GG Shahidi, ...
US Patent 9,099,585, 2015
4392015
Principle of direct van der Waals epitaxy of single-crystalline films on epitaxial graphene
J Kim, C Bayram, H Park, CW Cheng, C Dimitrakopoulos, JA Ott, ...
Nature communications 5 (1), 4836, 2014
4302014
Efficient and bright organic light-emitting diodes on single-layer graphene electrodes
N Li, S Oida, GS Tulevski, SJ Han, JB Hannon, DK Sadana, TC Chen
Nature communications 4 (1), 2294, 2013
4162013
Fin FET devices from bulk semiconductor and method for forming
DM Fried, EJ Nowak, BA Rainey, DK Sadana
US Patent 6,642,090, 2003
3762003
Epitaxial lift-off process for gallium arsenide substrate reuse and flexible electronics
CW Cheng, KT Shiu, N Li, SJ Han, L Shi, DK Sadana
Nature communications 4 (1), 1577, 2013
3572013
SOI CMOS structure
W Chen, DK Sadana, Y Taur
US Patent 5,767,549, 1998
3501998
Method of preventing surface roughening during hydrogen pre-bake of SiGe substrates using chlorine containing gases
H Chen, D Mocuta, R Murphy, S Bedell, D Sadana
US Patent App. 10/751,207, 2005
3362005
Method of preventing surface roughening during hydrogen prebake of SiGe substrates
H Chen, DM Mocuta, RJ Murphy, SW Bedell, DK Sadana
US Patent 6,958,286, 2005
3022005
Heterojunction III-V photovoltaic cell fabrication
SW Bedell, NS Cortes, KE Fogel, D Sadana, G Shahidi, D Shahrjerdi
US Patent 8,802,477, 2014
2942014
Low temperature epitaxy of a semiconductor alloy including silicon and germanium employing a high order silane precursor
PD Brabant, K Chung, H He, DK Sadana, M Shinriki
US Patent 9,218,962, 2015
2882015
Layer-resolved graphene transfer via engineered strain layers
J Kim, H Park, JB Hannon, SW Bedell, K Fogel, DK Sadana, ...
Science 342 (6160), 833-836, 2013
2692013
Techniques for Layer Transfer Processing
S Bedell, K Fogel, B Furman, S Purushothaman, D Sadana, A Topol
US Patent App. 11/840,389, 2007
2672007
Thin semiconductor-on-insulator mosfet with co-integrated silicon, silicon germanium and silicon doped with carbon channels
TN Adam, SW Bedell, K Cheng, BB Doris, A Khakifirooz, A Reznicek, ...
US Patent App. 13/280,850, 2013
2552013
Techniques for layer transfer processing
S Bedell, K Fogel, B Furman, S Purushothaman, D Sadana, A Topol
US Patent App. 10/685,636, 2005
2452005
Kerf-less removal of Si, Ge, and III–V layers by controlled spalling to enable low-cost PV technologies
SW Bedell, D Shahrjerdi, B Hekmatshoar, K Fogel, PA Lauro, JA Ott, ...
IEEE Journal of Photovoltaics 2 (2), 141-147, 2012
2292012
Low-temperature selective epitaxial growth of silicon for device integration
B Hekmatshoar-Tabari, A Khakifirooz, A Reznicek, DK Sadana, ...
US Patent App. 14/711,403, 2015
2202015
Silicon-on-insulator vertical array device trench capacitor DRAM
CJ Radens, GB Bronner, TC Chen, B Davari, JA Mandelman, D Moy, ...
US Patent 6,566,177, 2003
1932003
Low cost soi substrates for monolithic solar cells
SW Bedell, JP De Souza, KE Fogel, HJ Hovel, DA Inns, J Kim, DK Sadana, ...
US Patent App. 12/436,249, 2010
1902010
The system can't perform the operation now. Try again later.
Articles 1–20